LVCMOS


Low voltage complementary metal oxide semiconductor is a low voltage class of CMOS technology digital integrated circuits.

Overview

To obtain better performance and lower costs, semiconductor manufacturers reduce the device geometries of integrated circuits. With each reduction the associated operating voltage must also be reduced in order to maintain the same basic operational characteristics of the transistors. As semiconductor technology has progressed, LVCMOS power supply voltage and interface standards for decreasing voltages have been defined by the Joint Electron Device Engineering Council for digital logic levels lower than 5 volts.
Logic
Volts
Tolerance
Volts
Tolerance
Percent
References
and Notes
5.0V+/-0.5V+/-10.0%TTL logic, not LVCMOS
3.3V+/-0.3V+/-9.09%
2.5V+/-0.2V+/-8.00%
1.8V+/-0.15V+/-8.33%
1.5V+/-0.1V+/-8.33%
1.2V+/-0.1V+/-8.33%
1.0V+/-0.1V+/-8.33%
0.9V+/-0.045V+/-5.00%
0.8V+/-0.04V+/-5.00%
0.7V+/-0.05V+/-7.14%